| KPK 8 BIT PROGRAMMABLE COMPUTER INSTRUCTION SET ARCHITECTURE (MULTIPLY - MICROCODE) |                |              |       |                     |                  |                  |                        |       |
|-------------------------------------------------------------------------------------|----------------|--------------|-------|---------------------|------------------|------------------|------------------------|-------|
| CPU<br>Op.Code                                                                      | CPU<br>Op.Code | CPU Function |       | CPU Instruction Set |                  |                  |                        |       |
|                                                                                     |                |              |       | CLK-1               | CLK-2            | CLK-3            | CLK-4                  | CLK-5 |
| 0000                                                                                | 0              | No Operation | n     | CO-E, RA-O, IR-I    | MA-I, CO-O       |                  |                        |       |
| 0001                                                                                | 1              | LOAD-A       |       | CO-E, RA-O, IR-I    | IR-O, MA-I       |                  |                        |       |
| 0010                                                                                | 2              | LOAD-B & A   | DD    | CO-E, RA-O, IR-I    | RA-O, IR-I, CO-E | RA-O, R(B)-I     | R(A)-I, ∑-O, F-I       |       |
| 0011                                                                                | 3              | LOAD-B & S   | UB    | CO-E, RA-O, IR-I    | RA-O, IR-I, CO-E | RA-O, R(B)-I     | R(A)-I, SU-E, ∑-O, F-I |       |
| 0100                                                                                | 4              | STORE-A      |       | CO-E, RA-O, IR-I    | RA-I, R(A)-O     |                  |                        |       |
| 0101                                                                                | 5              | LOAD IMME    | DIATE | CO-E, RA-O, IR-I    | IR-O, R(A)-I     |                  |                        |       |
| 0110                                                                                | 6              | JUMP         |       | CO-E, RA-O, IR-I    | IR-O, J-E        | RA-O, IR-I, CO-E |                        |       |
| 0111                                                                                | 7              | JUMP-CARR    | Y     | CO-E, RA-O, IR-I    | IR-O, J-E        | RA-O, IR-I, CO-E |                        |       |
| 1000                                                                                | 8              | JUMP-ZERO    |       | CO-E, RA-O, IR-I    | IR-O, J-E        | RA-O, IR-I, CO-E |                        |       |
| 1001                                                                                | 9              | -            |       |                     |                  |                  |                        |       |
| 1010                                                                                | 10             | -            |       |                     |                  |                  |                        |       |
| 1011                                                                                | 11             | _            |       |                     |                  |                  |                        |       |
| 1100                                                                                | 12             | -            |       |                     |                  |                  |                        |       |
| 1101                                                                                | 13             | _            |       |                     |                  |                  |                        |       |
| 1110                                                                                | 14             | OUTPUT       |       | CO-E, RA-O, IR-I    | R(A)-O, OP-I     |                  |                        |       |
| 1111                                                                                | 15             | HALT         |       | CO-E, RA-O, IR-I    | CLK-I            |                  |                        |       |

## Legends:

CO-E : Program Counter ENABLE RA-I : RAM IN IR-I : Instruction REG. IN MA-I : Memory Address REG. IN CO-O : Program Counter OUT RA-O : RAM OUT IR-O : Instruction REG. OUT MA-O : Memory Address REG. OUT

R(A)-I : Register -A IN R(B)-I : Register -B IN J-E : Jump ENABLE OP-I : Output REG. IN

R(A)-O : Register -A OUT R(B)-O : Register -B OUT  $\Sigma$ -O : ALU SUM OUT ZF : Zero Flag F-I : Flags REG. IN SU-E : ALU Subtract ENABLE CF : Clear Flag

| PROJECT NAME :      | 8BIT PROGRAMMABLE COMPUTER | DRAWING :    | INSTRUCTION SET ARCHITECTURE<br>(MULTIPLY - MICROCODE) |  |  |  |
|---------------------|----------------------------|--------------|--------------------------------------------------------|--|--|--|
| CREATED BY:         | KARTHIK KANUR PALANISWAMY  | VERSION:     | R0 (INITIAL RELEASE)                                   |  |  |  |
| SHEET SIZE / PAGES: | LEGAL / SHEET 1 OF 1       | CREATED ON : | 23 AUGUST 2020                                         |  |  |  |